## LAB 5: Write back stage

1. implementation A. 32-bit mux `timescale 1ns / 1ps // Company: // Engineer: hau tao // // Create Date: 15:05:07 12/06/2015 // Design Name: // Module Name: mux\_32bit module mux\_32bit(a,b,sel,y input[31:0] a, b; input sel; output[31:0] y; assign y = sel ? a: b;

endmodule

## B. Write back stage connection `timescale 1ns / 1ps // Company: // Engineer: Hau Tao // // Create Date: 15:13:33 12/06/2015 // Design Name: // Module Name: WBstage module WBstage(input[1:0] MEM\_WB,input[31:0] mem\_Read\_data, input[31:0] mem\_ALU\_result, output wire[31:0] wb\_data ); wire regWrite; assign regWrite = MEM\_WB[1]; mux\_32bit mux\_1 ( .a(mem\_Read\_data), .b(mem\_ALU\_result), .sel(MEM\_WB[0]), .y(wb\_data) );

endmodule

```
2. test bench
`timescale 1ns / 1ps
// Company:
// Engineer: hau tao
//
// Create Date: 15:07:43 12/06/2015
// Design Name: mux_32bit
// Module Name: /home/hau/Desktop/lab5/test_mux_32bit.v
module test_mux_32bit;
  // Inputs
  reg [31:0] a;
  reg [31:0] b;
  reg sel;
  // Outputs
  wire [31:0] y;
  // Instantiate the Unit Under Test (UUT)
  mux_32bit uut (
      .a(a),
      .b(b),
      .sel(sel),
      .y(y)
  );
  initial begin
     a = 32'b01010;
      b = 32'b10101;
      sel = 1'b1;
      #10;
      a = 32'b000000;
      #10
      sel = 1'b1;
      #10;
      b = 32'b111111;
      #5;
```

```
a= 32'b00101;

#5;

sel = 1'b0;

b = 32'b11101;

#5;

sel = 1'bx;

end

always @(a or b or sel)

#1 $display("At t = %0d sel =%b a =%b b=%b y=%b",$time, sel, a, b, y);
```

endmodule

## 3. simulation

